THE UNIVERSITY of EDINBURGH

DEGREE REGULATIONS & PROGRAMMES OF STUDY 2019/2020

University Homepage
DRPS Homepage
DRPS Search
DRPS Contact
DRPS : Course Catalogue : School of Engineering : Electronics

Undergraduate Course: Digital Systems Laboratory 3 (ELEE09018)

Course Outline
SchoolSchool of Engineering CollegeCollege of Science and Engineering
Credit level (Normal year taken)SCQF Level 9 (Year 3 Undergraduate) AvailabilityAvailable to all students
SCQF Credits10 ECTS Credits5
SummaryThe aim of this lab course is to produce students who are
capable of developing synchronous digital circuits from high
level functional specifications and prototyping them on to
FPGA hardware using a standard hardware description
language.
Course description Week 2: Hello world, Hello lots of worlds & Hello synchronous world
Week 3: Shifting the world & Shifting many worlds
Week 4: Counting the world & Timing the world
Week 5: Decoding the world & Timing the world in decimal
Week 6: Colour the world
Week 7: World of state machines & assessment
Week 8: World of linked state machines
Week 9: SPI communication & assessment
Week 10: Snake game
Week 11: Assessment
Entry Requirements (not applicable to Visiting Students)
Pre-requisites Co-requisites
Prohibited Combinations Students MUST NOT also be taking Digital System Design and Digital Systems Laboratory 3 (ELEE09035) AND Digital System Design 3 (ELEE09024)
Other requirements None
Additional Costs None - If possible, boards can be lent to student to use at home in exchange for a deposit to be paid back at the end of semester
Information for Visiting Students
Pre-requisitesKnowledge and understanding of the basics of combinational
and synchronous digital circuits
High Demand Course? Yes
Course Delivery Information
Academic year 2019/20, Available to all students (SV1) Quota:  None
Course Start Semester 1
Timetable Timetable
Learning and Teaching activities (Further Info) Total Hours: 100 ( Formative Assessment Hours 1, Summative Assessment Hours 10, Programme Level Learning and Teaching Hours 2, Directed Learning and Independent Learning Hours 87 )
Assessment (Further Info) Written Exam 0 %, Coursework 100 %, Practical Exam 0 %
Additional Information (Assessment) 100% lab-based assessment: 3 Checkpoints in total, with weight of 25%, 35% and 40%.
Feedback Not entered
No Exam Information
Learning Outcomes
On completion of this course, the student will be able to:
  1. Understand combinatorial and sequential circuits and number of ways of designing them.
  2. Implement basic and linked state machines.
  3. Appreciate the importance of modular design and reuse.
  4. Familiarised with the development flow of FPGA programming.
  5. Master a hardware description language Verilog.
Reading List
Digital Design, An Embedded Systems Approach Using Verilog
By Peter J Ashenden, Morgan Kaufmann, 2007, ISBN-13: 978-
0123695277
Additional Information
Graduate Attributes and Skills Not entered
KeywordsDigital Circuits,Sequential and combinatorial circuits,synchronous circuits and Verilog
Contacts
Course organiserDr Jiabin Jia
Tel: (0131 6)51 3568
Email: Jiabin.Jia@ed.ac.uk
Course secretaryMrs Megan Inch-Kellingray
Tel: (0131 6)51 7079
Email: M.Inch@ed.ac.uk
Navigation
Help & Information
Home
Introduction
Glossary
Search DPTs and Courses
Regulations
Regulations
Degree Programmes
Introduction
Browse DPTs
Courses
Introduction
Humanities and Social Science
Science and Engineering
Medicine and Veterinary Medicine
Other Information
Combined Course Timetable
Prospectuses
Important Information